## 24.6 64GHz and 100GHz VCOs in 90nm CMOS Using Optimum Pumping Method

Luiz M. Franca-Neto, Ralph E. Bishop, Brad A. Bloechel

Intel R&D Labs, Hillsboro, OR

90nm high performance logic CMOS technology provides transistors which are typically conditionally stable at frequencies well into the millimeter-wave range (Fig. 24.6.1); and unconditionally stable at frequencies close to  $f_{max}$ . The unconditional stability allows the use of simultaneous complex conjugate matching at input and output ports of every transistor in the VCO. This matching optimally pumps energy from the active device to the passive network (optimal pumping) which is essential at frequencies close to  $f_{max}$ , where transistors have little gain.

In a typical negative-G<sub>m</sub> LC oscillator/VCO (Fig. 24.6.2), it is required that the negative resistance, R<sub>in</sub>, appearing at terminals "a" and "b" in Fig. 24.6.2 be smaller than the parallel resistance of the tank network [1]. No consideration is given to an optimum value for R<sub>in</sub>. Nevertheless, optimum pumping is accomplished by considering the generalization of the LC oscillator network and its equivalent unraveled version. A signal entering transistor M1's gate (node "a"), appears at M1's drain and travels through the general passive network to enter the gate of transistor M2. This signal appears at its drain, travels through the general passive network and re-appears back at point "a". In one cycle this signal experiences the same change in phase and amplitude as if it had traveled along the equivalent unraveled infinite network shown in Fig. 24.6.2 from its node "a" to its node "a\*". Every single transistor in the unraveled infinite network is considered part of a chain of amplifiers. Since the transistors are unconditionally stable at frequencies close to f<sub>max</sub>, the required Z\*<sub>G</sub> and Z<sub>L</sub> for simultaneous conjugate matching is readily calculated from their reflection coefficients [2]. Hence the general network transforms the impedance at the gate of each transistor, Z<sub>G</sub>, into the required load impedance, Z<sub>L</sub>, at the drain of the transistor of the preceding stage. In a lossless passive network, this impedance transformation preserves the coefficient of mismatching, M<sub>s</sub>, along the unraveled chain [2].

Depending on the transistor technology, the number of stages required for a multiple-of-360° phase shift in the signal may be awkwardly high. Figure 24.6.3 shows how delay lines are added in three possible cases for the optimum pair  $\Gamma_{s}$  and  $\Gamma_{L}$ . The impedance transformation along these distributed networks crosses the horizontal-axis of the Smith-chart along one of its transmission lines. At this crossing a lossless transmission line segment of characteristic impedance defined by the crossing point is added to the VCO's passive network without disturbing the optimum pumping impedance transformation. The length (delay) added depends on the number of stages desired for the final VCO. It is important to note the optimum pumping method exploits the unconditional stability of the transistor whereas standard microwave approaches exploit device instability for oscillator design [2-4].

In this work, no commercial CMOS model was used. 90nm logic CMOS transistors were laid out and characterized by S-parameter measurements up to 50GHz. The transistor S-parameters were extrapolated to 64GHz and 100GHz. The distributed passive networks were realized using microstrip-on-die, with ground plane in metal-1 and traces in metal-7 layer. Electromagnetic Field solutions of the passive network were found using a commercial program [5]. The ground plane in metal-1 isolated the passive networks from silicon substrate losses.

External harmonic mixers were used to heterodyne the high-frequency VCO signal to lower frequencies for measurements (Fig. 24.6.4). Waveguided-probes [6] deliver the signal from the onwafer probe to the harmonic mixers with only 1.1dB insertion loss. The harmonic mixers however presented 35dB conversion loss. Signals were tapped from the VCO's core at its lowest impedance (lowest swing) with a high-impedance tap for minimum disturbance of oscillations. The 1/4-wavelength-transmission-line tap from VCO core to the transistor buffer further diminished the measured signal. The pads are part of the buffer output network and microstrip stubs were added to properly tune the pad impedance to the maximum buffer gain as shown in Fig. 24.6.5. The 64GHz and 100GHz VCOs signal were measured and centered at 63.6GHz and 103.9GHz, respectively. Calculations, based on simulation, showed that a -65dBm measured signal for both 64GHz and 100GHz meant a 0.4 Vp-p swing at the VCOs' cores at their largest swing point. Both VCOs used a 1.0V power supply and drew 20mA (64GHz) and 30mA (100GHz) of current. Both VCOs are completely functional from -50°C to 110°C. The center frequency changed approximately 5GHz (100GHz) and 3GHz (64GHz) in this temperature range, because of the relatively small temperature dependence of the phase shift of the passive network in the VCO core. Consistently, the gains for both VCOs are in the range of 2GHz/V, body bias or supply voltage control.

Phase noise was measured by heterodyning the VCO's signal to a chosen 1.5 GHz intermediary frequency (IF). Further downconversion to baseband was used to stabilize the VCO frequency with negative feedback applied to the frequency control voltage. The phase noise is -85dBc/Hz @ 10Mhz offset, at 1.5GHz IF for the 100GHz 1-transistor core VCO in Fig. 24.6.6. It is estimated the actual phase noise of both the 64GHz and 100GHz is better than -110dBc/Hz at 10MHz due mainly to the much larger swing at the VCO's core. A 4-transistor 100GHz VCO showed about a 12dB improvement in phase noise @10MHz offset in comparison to the 1-transistor 100GHz VCO. No sub-harmonic existed; hence 64GHz and 100GHz are actually the fundamental frequencies at which the VCOs oscillate. Figure 24.6.7 summarizes the experimental results, which place 90nm CMOS competitively with other technologies for mm-wave design [7,8].

## Acknowledgements:

Cuong Le for outstanding layout work; K. Soumyanath and S. Pawlowski for their support.

## References:

[1] B. Razavi, RF Microelectronics, Pearson, 1997.

[2] R.E. Collins, Foundations of Microwave Engineering, 2nd Ed. McGraw Hill 1992.

[3] G. D. Vendelin, A. M. Pavio and U. L. Rohde, "Microwave Circuit Design Using Linear and Nonlinear Techniques," John Wiley, 1990.
[4] I. Bahl and P. Bhartia, "Microwave Solid-State Circuit Design," John

[4] I. Bani and P. Bhartia, "Microwave Solid-State Circuit Design," John Wiley, 1988.

[5] Applied Wave Research, http://www.awr.com.

[6] Cascade Microtech, http://www.cascademicrotech.com/index.cfm/fuseaction/pg.view/pID/320

[7] F. Lenk et al., "Low phase-noise monolithic GaInP/GaAs-HBT VCO for 77 GHz," IEEE MTT-S Int. Microwave Symp. Digest, vol 2 , 8-13 June 2003.

[8] W. Winkler et al. "60GHz and 76GHz Oscillators in 0.25µm SiGe:C BiCMOS," ISSCC Dig. Tech. Papers, pp. 454-455, Feb. 2003.



Continued on Page 000

24

|               | Topology                 | Digital<br>CMOS | Transistor<br>size<br>(W) | Power<br>supply | Current | Max oscillation<br>swing at core | VCO<br>gain | Center<br>frequency<br>temperature<br>variation<br>(-50°C to 110°C) | Phase noise             |
|---------------|--------------------------|-----------------|---------------------------|-----------------|---------|----------------------------------|-------------|---------------------------------------------------------------------|-------------------------|
| 100GHz<br>VCO | 1-<br>Transistor<br>core | 90 nm           | 45 µm                     | 1V              | 30mA    | ~ 0.4Vp-p*                       | 2GHz/V      | ~5GHz                                                               | < -110dBc/Hz<br>@10MHz* |
| 100GHz<br>VCO | 4-<br>Transistor<br>core | 90nm            | 45 μm                     | 1V              | 120mA   | ~ 0.4Vp-p*                       | 2GHz/V      | ~5GHz                                                               | < -110dBc/Hz<br>@10MHz* |
| 64GHz<br>VCO  | 1-<br>Transistor<br>core | 90 nm           | 45 μm                     | 1V              | 20mA    | ~ 0.4Vp-p*                       | 2GHz/V      | ~3GHz                                                               | < -110dBc/Hz<br>@10MHz* |

Based on measurements but back-calculated with help of simulations to refer back to VCO's core.

Figure 24.6.7: Summary of experimental results.

